SciELO - Scientific Electronic Library Online

 
vol.15 número2Operating System Support for IPNoSys índice de autoresíndice de assuntospesquisa de artigos
Home Pagelista alfabética de periódicos  

Serviços Personalizados

Journal

Artigo

Links relacionados

Compartilhar


CLEI Electronic Journal

versão On-line ISSN 0717-5000

Resumo

STOTZER, Eric J.  e  LEISS, Ernst L. Co-design of Compiler and Hardware Techniques to Reduce Program Code Size on a VLIW Processor. CLEIej [online]. 2012, vol.15, n.2, pp.2-2. ISSN 0717-5000.

Abstract Code size is a primary concern in the embedded computing community. Minimizing physical memory requirements reduces total system cost and improves performance and power efficiency. VLIW processors rely on the compiler to statically encode the ILP in the program before its execution, and because of this, code size is larger relative to other processors. In this paper we describe the co-design of compiler optimizations and processor architecture features that have progressively reduced code size across three generations of a VLIW processor

Palavras-chave : Instruction level parallelism; code compression; VLIW; ILP.

        · resumo em Espanhol     · texto em Inglês     · Inglês ( pdf )

 

Creative Commons License Todo o conteúdo deste periódico, exceto onde está identificado, está licenciado sob uma Licença Creative Commons